

International Journal Of

# Recent Scientific Research

ISSN: 0976-3031 Volume: 7(4) April -2016

9-LEVEL CASCADED MULTILEVEL INVERTER WITH MULTICARRIER PULSE WIDTH MODULATION TECHNIQUE

Manimara Boopathy M., Nithya Sri P., Pavithra ., Sumitha B and Anto Bennet M



THE OFFICIAL PUBLICATION OF INTERNATIONAL JOURNAL OF RECENT SCIENTIFIC RESEARCH (IJRSR) http://www.recentscientific.com/ recentscientific@gmail.com



Available Online at http://www.recentscientific.com

International Journal of Recent Scientific Research Vol. 7, Issue, 4, pp. 9892-9896, April, 2016 International Journal of Recent Scientific Research

# **Research Article**

# 9-LEVEL CASCADED MULTILEVEL INVERTER WITH MULTICARRIER PULSE WIDTH MODULATION TECHNIQUE

Manimara Boopathy M., Nithya Sri P., Pavithra., Sumitha B and Anto Bennet M

Engineering Department, VEL Tech

#### **ARTICLE INFO**

#### ABSTRACT

Article History:

Received 15<sup>th</sup> January, 2015 Received in revised form 21<sup>st</sup> February, 2016 Accepted 06<sup>th</sup> March, 2016 Published online 28<sup>th</sup> April, 2016

#### Keywords:

Cascaded Multilevel inverter, Photovoltaic cells, Multicarrier PWM The multilevel inverters generate low harmonic waveforms at the output voltage when compared with the conventional inverters. The Conventional inverters makes the load failure due to high harmonic distortion. This can be overcome in multilevel inverters which makes effective supply of high power to the loads and provides harmonic compensation. Renewable energy sources such as the photovoltaic cells are used as input due to increasing energy demand. The above said objectives is said to achieve by introducing a single phase hybrid multilevel inverter by cascading a full bridge cell and a half bridge cell. The capacitors in the half bridge cell performs the work of balancing the voltage at variable load. The multicarrier PWM techniques here produces 9-levels at the output. The simulations would demonstrate the efficiency of the cascaded multilevel inverter presented here.

**Copyright** © **Manimara Boopathy M** *et al.*, **2016**, this is an open-access article distributed under the terms of the Creative Commons Attribution License, which permits unrestricted use, distribution and reproduction in any medium, provided the original work is properly cited.

# **INTRODUCTION**

Renewable energy sources are of great significance which are supplied to the grid. The electrical energy consumption is globally still rising, increasing the power capacity. The power production and distribution using the renewable energy is technologically increasing with the incentives of saving energy at end-user and is working as challenges for scientists and industries. The Renewable sources include solar, wind, biomass, hydro,etc . One of the sources are interfaced into the power production which produces increased reliability, security, flexibility, low power losses and increased power quality. This needs number of power generators and transmitting lines as the energy demand is still increasing. Photovoltaic is converting solar energy into direct current electricity. Photovoltaic mounting systems are used to fix solar panels on surfaces such as roofs, building facades, or the ground. The solar array of a PV system can be mounted on rooftops. An useful and regulated AC voltage is obtained from DC voltage using a single phase inverter.

Power electronic converters are capable of generating AC voltage from DC sources produced by Photovoltaic cells. These DC sources are given by the photovoltaic panels. A new hierarchy of Multilevel inverters are introduced for overcoming the high Total Harmonic Distortion produced by other 2 or 3

level conventional inverters. Due to the reduced cost of semiconductor switches and combination of DC sources this has been very useful to many industries. The output produced by the multilevel inverters has more levels resembling like a double sided staircase waveform which almost closely attains a sinusoidal waveform.

The most popular multilevel inverter topologies which are been manufactured by big companies are: **Cascaded H Bridge** (**CHB**) and **Neutral Point Clamped**(**NPC**).Photovoltaic systems support greatly for Domestic loads which has been provided various topologies by Single- Phase Multilevel inverter. Since this uses the concept of multilevel inverter complicated switching techniques to produce respective pulses. Voltage balancing feature is a special characteristic of this system which is being developed by multilevel SVM. Multilevel inverter faces the main challenge of using less number of DC sources, switches in order to reduce the complication and to increase the number of capacitors for balancing the load, however the load changes. This produces high voltage in the output.

This paper proposes a 9-level hybrid multilevel inverter using one full bridge cell and half bridge cells. These are implemented by cascading the full bridge and half bridge cells unlike the CHB. PWM strategy using lesser number of switches as the conventional inverter uses more number of

<sup>\*</sup>Corresponding author: *Manimara Boopathy M* Engineering Department, VEL Tech

switches. The control strategy of the capacitors in the half bridge cells has the capability of balancing the load voltage irrespective of the load changes. Section II includes the explanation of existing 7-level Cascaded H Bridge inverter. The proposed 9-level cascaded hybrid multilevel inverter is explained in the Section III. Finally some simulations are performed using Matlab/Simulink to show the efficiency of the proposed inverter.

#### Existing Cascaded H Bridge

One phase of a seven-level CHB topology is shown in figure1. CHB includes full-bridge single-phase inverter as a cell that generates five voltage levels (+2Vdc,+Vdc, 0, -Vdc, -2Vdc). This uses more number of cells and switches with equal or unequal DC sources.



Figure 1 7-Level single phase CHB

This type of connection produces more voltage in the output and reduces the harmonics. If the number of cells is m then the output levels produced is going to be 2m+1. The output voltage is going to be

Van=V1+V2+V3

Where, V1, V2, V 3 are output voltages of each cell and Van is going to be the phase voltage.

If two equal sources are used as follows:

Vdc1=Vdc2=Vdc2=E

Then the output voltage will have five levels including 0,±E,  $\pm 2E,\pm 3E$ 

This system consists of more number of switches which makes the system bulk and produces more voltage only on using more switches and does not balance the voltage irrespective of the voltage.

## **Proposed Multilevel Inverter**

This shows that not only the inverter with Cascaded H Bridge using full bridge cells can produce multilevel output voltages but also the inverter with both full bridge and half bridge cells can also produce the desired multilevel output. To show the extensibility of the proposed inverter, one more half-bridge has been added. The half-bridge cells Generate  $\pm$ Vdc at the output and full bridge cell produces 0,  $\pm$ Vdc levels. The combination of these levels is a seven level output voltage including 0, $\pm$ Vdc, $\pm$ 2Vdc, $\pm$ 3Vdc. Van=V1+V2+V3



Figure 2 Proposed hybrid seven-level inverter

This is a new combination of cascaded half bridge cell and full bridge cell inverter, which has reduced the number of switches as eight switches and three DC sources are used to generate seven-level voltages of Van. The switching states are shown in table. The redundancy states are not mentioned in the below table, approaches. Because it is clear that it has more switching states generating same voltage at the output.

SWITCHING STATES OF THE HYBRID SEVEN-LEVEL INVERTER.

| S <sub>11</sub> | <b>S</b> <sub>21</sub> | <b>S</b> <sub>12</sub> | <b>S</b> <sub>22</sub> | S13 | S <sub>23</sub> | S33 | S43 | VI               | <b>V</b> <sub>2</sub> | V <sub>3</sub>   | Van               |
|-----------------|------------------------|------------------------|------------------------|-----|-----------------|-----|-----|------------------|-----------------------|------------------|-------------------|
| 1               | 0                      | 1                      | 0                      | 1   | 0               | 0   | 1   | $+V_{dc}$        | -V <sub>dc</sub>      | +V <sub>dc</sub> | +3V <sub>dc</sub> |
| 1               | 0                      | 1                      | 0                      | 1   | 0               | 1   | 0   | +V <sub>dc</sub> | +V <sub>dc</sub>      | 0                | +2V <sub>dc</sub> |
| 1               | 0                      | 1                      | 0                      | 0   | 1               | 1   | 0   | +V <sub>de</sub> | +V <sub>de</sub>      | -V <sub>ce</sub> | +V <sub>dc</sub>  |
| 1               | 0                      | 0                      | 1                      | 1   | 0               | 1   | 0   | +V <sub>dc</sub> | -V <sub>dc</sub>      | 0                | 0                 |
| 0               | 1                      | 0                      | 1                      | 1   | 0               | 0   | 1   | -V <sub>dc</sub> | -V <sub>dc</sub>      | +V <sub>dc</sub> | -V <sub>dc</sub>  |
| 0               | 1                      | 0                      | 1                      | 1   | 0               | 1   | 0   | -V <sub>dc</sub> | -V <sub>dc</sub>      | 0                | -2V <sub>dc</sub> |
| 0               | 1                      | 0                      | 1                      | 0   | 1               | 1   | 0   | -V <sub>dc</sub> | -V <sub>de</sub>      | -V <sub>cc</sub> | -3V <sub>de</sub> |

Table1 Switching states for 7-level hybrid inverter

This is the extension of the above said Hybrid 7-level inverter with 4 DC sources. This greatly reduces the Total Harmonic distortion up to 5%, which benefits the users such as industries and houses. This involves 10 switches with capacitors as it considers the voltage sharing feature in between the half bridge cells.



Figure 3 Hybrid 9-level inverter with 7 DC sources

This multilevel inverter has four DC sources and 10 switches that can generate nine level voltages at Van while using three equal sources as:

#### Vdc1=Vdc2=Vdc3=Vdc4=E

In this topology three DC sources Vdc1, Vdc2 and Vdc3 must be identical to have appropriate waveform at the output which will include 0,  $\pm E$ ,  $\pm 2E$ ,  $\pm 3E$ ,  $\pm 4E$  This topology has been mentioned earlier in three-phase with independent DC supplies.

#### This topology can be simply modeled as below

#### The switching functions are defined as the following

| Output voltage (Vo) | <b>S1</b> | S2 | <b>S</b> 3 | <b>S4</b> | <b>S</b> 5 | <b>S6</b> | <b>S</b> 7 | <b>S8</b> | <u>89</u> | S10 |
|---------------------|-----------|----|------------|-----------|------------|-----------|------------|-----------|-----------|-----|
| 0                   | 0         | 1  | 0          | 1         | 0          | 1         | 0          | 1         | 0         | 1   |
| V <sub>dc</sub>     | 1         | 1  | 0          | 0         | 0          | 1         | 0          | 1         | 0         | 1   |
| $2V_{dc}$           | 1         | 1  | 0          | 0         | 1          | 1         | 0          | 0         | 0         | 1   |
| 3V <sub>dc</sub>    | 1         | 1  | 0          | 0         | 1          | 1         | 0          | 0         | 1         | 1   |
| $4V_{dc}$           | 1         | 1  | 0          | 0         | 1          | 1         | 0          | 0         | 1         | 1   |
| -V <sub>dc</sub>    | 0         | 1  | 0          | 1         | 0          | 1         | 0          | 1         | 0         | 1   |
| -2V <sub>dc</sub>   | 0         | 1  | 0          | 1         | 0          | 1         | 0          | 1         | 0         | 0   |
| -3V <sub>dc</sub>   | 0         | 1  | 0          | 1         | 0          | 0         | 1          | 1         | 0         | 0   |
| $-4V_{dc}$          | 0         | 0  | 1          | 1         | 0          | 0         | 1          | 1         | 0         | 0   |

Table.2 Switching states for 9-level hybrid inverter

#### Proposed Multicarrier PWM Technique

In this section the multicarrier PWM technique is designed which will be different from the one usually used for CHBs[17]due to the fact that the half-bridge cell will not generate zero level so to obtain this level at the output, combination of positive and negative voltages of two cells are added at the output. In a nine-level inverter eight offset carriers are required to generate appropriate pulses and command the switches to have desired voltage level at the output. As shown in figure 5, these eight carriers' waveforms (Cr1 to Cr4) are shifted vertically to cover the reference sinusoidal wave In standard multicarrier PWM method, the carriers from top to bottom have the responsibility to generate pulses with highest voltage level to the lowest one using a simple comparator. But as said above, the required pulses for implementing the halfbridge cell need some modification.

To balance the capacitors voltages (C1, C2), it should be noted that when the C1 is connected to the load, the DC source charges C2 while C1 is discharging. On the other hand, when C2 is connected to load to produce negative voltage at the half bridge cell output, the C1 is charged and C2 is discharging.

The C1 voltage (Vc1) can be measured with a voltage sensor and sends it to the switching input which controls the charge and discharge times results as well as balances two capacitors voltages. Each capacitor should have its value equals to Vdc. Thus changing the switching pattern supports them to maintain the suitable charging level.

It is important to note the zero level voltage generation and divide third rule into two sub-items. Sij=1 shows the switch should be ON and the other switches behave in complementary manner of the other ones.

The designed switching technique also uses the switching patterns in which the switching frequency will be kept low and constant. A feedback from the higher capacitor voltage will be sent to the switching technique which helps for the betterment of the circuit.

## SIMULATION AND RESULTS

The proposed hybrid five-level inverter shown in figure 3 has been simulated in Matlab/Simulink as a single-phase inverter supplying an RL load. The designed switching technique has been applied on the inverter to produce the appropriate of five levels.

| Load Voltage Frequency | 60 Hz |  |  |  |
|------------------------|-------|--|--|--|
| Switching Frequency    | 2 KHz |  |  |  |
| C1& C2                 | 1 mF  |  |  |  |
| DC Voltage             | 150 V |  |  |  |
| Load Resistance        | 40 Ω  |  |  |  |
| Load Inductance        | 20 mH |  |  |  |

Table 3 Simulation Parameters

The identical voltage levels prove the efficiency of the voltage balancing plan. The THD of the output voltage is demonstrated. The harmonic analysis of the output (load) voltage waveform shows good performance of the inverter and switching technique in eliminating the low harmonics. The only prominent harmonic order in figure 7 is related to the switching frequency which is 2 KHz



Figure 4 9-Level load voltage

Fundamental (60Hz) = 135.85, THD= 5.18%



Figure 5 Harmonic Analysis of output voltage waveform



Figure 6 Harmonic analysis of Load current

The load current is shown in figure 8 which is sinusoidal with THD of 0.518 %. In order to validate the efficiency of the voltage controller combined with switching technique, another simulation has been performed with change in the load values. In this case, a 40 series resistor has been added to the load for about 0.5 second and disconnected again. The equal load would be 80 and 20 mH during the variation. Therefore, the load current will be decreased and the load voltage should remain unchanged. As it is expected, figures 9 include the desired results of the load voltage and current waveforms respectively. There is a change in current and no variation in the voltage waveform.



Figure 7 Load voltage during change in the load

# CONCLUSION

The 9-level Cascaded Hybrid Multilevel inverter greatly supports for the usage of all domestic appliances and Industrial applications. Also it reduces THD almost to the minimal level and also uses the solar power greatly. The Total Harmonic Distortion which is affects the output voltage obtained is minimized to a significant level.

# References

- 1. Hani Vahedi;, Kamal Al-Haddad;, "Cascaded Multilevel Inverter With Multicarrier PWM Technique And Voltage Balancing Feature" *Industrial Electronics, IEEE Transactions on, 2014.*
- Y. Liu, B. Ge, H. Abu-Rub, and F. Peng, "An Effective Control Method for Quasi-Z-Sourc.e Cascade Multilevel Inverter based Grid-Tie Single-Phase Photovoltaic Power System," 2014.
- 3. H. Vahedi and K. Al-Haddad, "Half-Bridge Based Multilevel Inverter Generating Higher Voltage and Power," in *Electric Power and Energy Conference* (*EPEC*), Canada, 2013, pp. 51-56.
- 4. Crossover Switches Cell (CSC): A New Multilevel Inverter Topology with Maximum Voltage Levels and Minimum DC Sources, Hani Vahedi, Student Member IEEE, Kamal Al-Haddad, Fellow Member, IEEE, Youssef Ounejja,2013
- 5. A Nine-Level Grid-Connected Converter Topology for Single-Phase transformer less PV Systems, Giampaolo Buticchi, Member, IEEE, Davide Barater, Student Member, 2012.
- Y. Ounejjar, K. Al-Haddad, and L. A. Grégoire, "Packed U cells multilevel converter topology: theoretical study and experimental validation," *Industrial Electronics, IEEE Transactions on*, vol. 58, pp.1294-1306, 2011.
- 7. K. Al-Haddad, Y. Ounejjar, and L. A. Gregoire, "Multilevel Electric Power Converter," US Patent 0280052 A1, 2010.
- 8. M. Malinowski, K. Gopakumar, J. Rodriguez, and M. A. Perez, "Asurvey on cascaded multilevel inverters,"

Industrial Electronics, IEEE Transactions on, vol. 57, pp. 2197-2206, 2010.

- S. Kouro, M. Malinowski, K. Gopakumar, J. Pou, L.G.Franque, "Recent advances and industrial applications of multilevel converters," Industrial Electronics, IEEE Transactions on, vol. 57, pp. 2553-2580, 2010.
- W. Yao, H. Hu, and Z. Lu, "Comparisons of spacevector modulation and carrier-based modulation of multilevel inverter," *Power Electronics, IEEE Transactions on*, vol. 23, pp. 45-51, 2008.
- 11. J. Rodriguez, J. S. Lai, and F. Z. Pen "Multilevel inverters: a survey of topologies, controls, and applications," *Industrial Electronics, IEEE Transactions on*, vol. 49, pp. 724-738, 2002.
- 12. L. G. Franquelo, J. Rodriguez, J. I. Leon, S. Kouro, R. Portillo, and M. A. M. Prats, "The age of multilevel converters arrives," *Industrial Electronics Magazine*, *IEEE*, vol. 2, pp. 28-39, 2008.
- M. Saeedifard, R. Iravani, and J. Pou, "A space vector modulation strategy for a back-to-back five-level HVDC converter system," *Industrial Electronics, IEEE Transactions on*, vol. 56, pp. 452-466, 2009.
- 14. Y.-S. Lai and F.-S. Shyu, "Topology for hybrid multilevel inverter," *IEE Proceedings-Electric Power Applications*, vol. 149, pp. 449-458, 2002.

- 15. Enerdata. Global Energy Statistical Yearbook 2012
- 16. J. A. Y. Poissant; and J. Hiscock;, "National Survey Report of PV Power Application in Canada," International Energy Agency2012.
- 17. A. Martinez;, K. Eurek;, T. Mai;, and A. Perry;, "Integrated Canada- US Power Sector Modeling with the Regional Energy Deployment System (ReEDS)," *Contract*, vol. 303, pp. 275-3000, 2013.
- H. Vahedi, K. Al-Haddad, Y. Ounejjar, and K. Addoweesh, "Crossover Switches Cell (CSC): A New Multilevel Inverter Topology with Maximum Voltage Levels and Minimum DC Sources," in *IECON 2013-39th Annual Conference on IEEE Industrial Electronics Society*, Austria, 2013, pp. 54-59.
- J. Rodriguez, S. Bernet, P. K. Steimer, and I. E. Lizama, "A survey on neutral-point-clamped inverters," *Industrial Electronics, IEEE Transactions on*, vol. 57, pp. 2219-2230, 2010.
- 20. W. Fei, X. Du, and B. Wu, "A generalized half-wave symmetry SHEPWM formulation for multilevel voltage inverters," *Industrial Electronics, IEEE Transactions on*, vol. 57, pp. 3030-3038, 2010.

\*\*\*\*\*\*

#### How to cite this article:

Manimara Boopathy M et al. 2016, 9-Level Cascaded Multilevel Inverter With Multicarrier Pulse Width Modulation Technique. Int J Recent Sci Res. 7(4), pp. 9892-9896.

